



# Nine-channel mid-power bipolar pulse generator based on a field programmable gate array

Ben Haylock, Francesco Lenzini, Sachin Kasture, Paul Fisher, Erik W. Streed, and Mirko Lobino

Citation: Review of Scientific Instruments **87**, 054709 (2016); doi: 10.1063/1.4949508 View online: http://dx.doi.org/10.1063/1.4949508 View Table of Contents: http://scitation.aip.org/content/aip/journal/rsi/87/5?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in

Theory and implementation of a very high throughput true random number generator in field programmable gate array Rev. Sci. Instrum. **87**, 044704 (2016); 10.1063/1.4945564

Compact field programmable gate array-based pulse-sequencer and radio-frequency generator for experiments with trapped atoms

Rev. Sci. Instrum. 86, 115106 (2015); 10.1063/1.4935476

Field-programmable gate array based arbitrary signal generator and oscilloscope for use in slow light and storage of light experiments Rev. Sci. Instrum. **84**, 063108 (2013); 10.1063/1.4811147

Field programmable gate array based reconfigurable scanning probe/optical microscope Rev. Sci. Instrum. **82**, 103701 (2011); 10.1063/1.3643770

Field-Programmable Gate Array-based fluxgate magnetometer with digital integration J. Appl. Phys. **107**, 09E714 (2010); 10.1063/1.3360773



Reuse of AIP Publishing content is subject to the terms at: https://publishing.aip.org/authors/rights-and-permissions. Download to IP: 132.234.251.230 On: Mon, 16 May 2016 23:57:38



# Nine-channel mid-power bipolar pulse generator based on a field programmable gate array

Ben Haylock,<sup>1,2,a)</sup> Francesco Lenzini,<sup>1,2</sup> Sachin Kasture,<sup>1,2</sup> Paul Fisher,<sup>1,2</sup> Erik W. Streed,<sup>1,3</sup> and Mirko Lobino<sup>1,2</sup>

<sup>1</sup>Centre for Quantum Dynamics, Griffith University, Brisbane, Australia

<sup>2</sup>Queensland Micro and Nanotechnology Centre, Griffith University, Brisbane, Australia <sup>3</sup>Institute for Glycomics, Griffith University, Gold Coast, Australia

(Received 1 April 2016; accepted 1 May 2016; published online 16 May 2016)

Many channel arbitrary pulse sequence generation is required for the electro-optic reconfiguration of optical waveguide networks in Lithium Niobate. Here we describe a scalable solution to the requirement for mid-power bipolar parallel outputs, based on pulse patterns generated by an externally clocked field programmable gate array. Positive and negative pulses can be generated at repetition rates up to 80 MHz with pulse width adjustable in increments of 1.6 ns across nine independent outputs. Each channel can provide 1.5 W of RF power and can be synchronised with the operation of other components in an optical network such as light sources and detectors through an external clock with adjustable delay. *Published by AIP Publishing*. [http://dx.doi.org/10.1063/1.4949508]

## I. INTRODUCTION

High speed pulse pattern generators are crucial electronics in many experiments including pump-probe systems,<sup>1</sup> optical and electronic modulations, and electronic testing. Electrooptically reconfigurable optical networks are used for fast light manipulation in optical communication<sup>2</sup> and quantum optics<sup>3–5</sup> applications. In particular, large reconfigurable optical networks over multiple spatial modes require the use of several high speed electro-optically reconfigurable devices which need to be driven by synchronised many channel bipolar pulse patterns.

Commercially available pulse pattern generators are generally either inflexible or very expensive per channel, making the cost of driving more than four independent electrooptic devices infeasible. Our design, initially intended for driving a waveguide network of electro-optic switches in Lithium Niobate,<sup>6</sup> offers a low-cost, flexible platform capable of delivering nine high speed, 1.5 W pulse patterns. We expect the versatility of the device to allow adaptation for other experiments.

Our key design parameters were as follows:

- 1. 10-80 MHz bipolar pulses,
- 2. 3.5-12.5 ns adjustable pulse width with step size of 1.6 ns,
- 3. nine synchronised channels,
- 4. variable power output from 10 mW to 1.5 W, and
- 5. external clocking with controlled delay.

Rectangular pulses are required by our application with adjustable pulse width to suit the specific pulsed master laser used for the electro-optic switches. We require independently variable positive and negative voltages of greater than 10 V to ground across a 50  $\Omega$  resistive load in each channel to maximise the performance of the electro-optic switches by compensating for fabrication imperfections. Finally an

external clock input with a delay adjustable over at least one clock cycle enables us to synchronise the driving pulses with components external to the waveguide network such as the repetition rate of a master laser. As this electro-optic switch works with a sub-nanosecond pulsed laser system, the waveform of the pulse generator during the off time of the pulse does not affect the performance during the on time of the laser. Many commercial and previously published designs<sup>1,7–9</sup> offer several of the required parameters, but none so far offer all five in a single device. Here we report on a design that satisfies all requirements based on a field programmable gate array (FPGA), using the reprogrammable memory and clock control available in such devices.

### **II. PULSE PATTERN GENERATION**

The pulse pattern generation consists of two parts: an FPGA generates a synchronized train of 2.5 V TTL pulses that are subsequently amplified and/or inverted. The components incorporated in the FPGA and used for our application include static random access memory (SRAM) cells, reconfigurable logic elements (LEs), and phase-locked loops (PLLs) for complete clock control. Figure 1 shows the scheme we use for arbitrary pulse pattern generation programmed into a Cyclone III FPGA starter kit from Altera. The external clock is passed into a PLL which generates the output frequency required to clock the memory. The PLL also allows for a variable delay as required to synchronise output pulses with the external system. This clock is passed into a count-up counter to cycle through addresses of the onchip memory. An M9K on-chip memory receives data for initialisation via USB connection to PC. The resultant outputs from this FPGA configuration are 2N intermediate channels consisting of arbitrary digital pulse patterns. In our scheme, 2N intermediate channels are necessary for N final outputs as the positive and negative pulses in each output are created by one intermediate channel apiece. In our implementation,

0034-6748/2016/87(5)/054709/3/\$30.00

87, 054709-1

euse of AIP Publishing content is subject to the terms at: https://publishing.alp.org/authors/rights-and-permissions. Download to IP: 132.234.251.230 On: Mon,

May 2016 23:57:38

a)benjamin.haylock2@griffithuni.edu.au



FIG. 1. Components utilised in the Altera Cyclone III FPGA to create a reprogrammable pattern pulse generator. M9K—internal memory of the FPGA board, PR–phase adjustment relative to external clock, EXT CLK–external clock source, CTRL–green control bus from counter for addressing memory. Red lines indicate clock lines, and blue are intermediate channel pulse patterns which are registered at the output of the memory device. The length of the pulse train is limited to the memory depth which can reach 28 kbits for 18 intermediate channels, equivalent to a maximum sequence length of 350  $\mu$ s at a clock rate of 80 MHz.

we create 18 synchronised intermediate channels to deliver nine outputs. This configuration can be programmed into a connected flash memory to initialise on device start-up, or can be reprogrammed from a connected computer. Clocking the memory at multiples of the required frequency allows for variable duty cycles; however, due to speed limitations of this device, it is not feasible to clock the memory above 640 MHz, limiting the step size of the pulse width to 1.6 ns.

After TTL pulses are generated from the FPGA board, bipolar amplified pulses are generated using the circuit shown in Figure 2(a). Each intermediate channel connects to a 10-2500 MHz manually variable attenuator composed of LAT-12+ (DC-2.5 GHz, 12 dB) and RVA-2500+ attenuators (both Minicircuits) before being combined using a 180° two-way combiner (ZFSCJ-2-1+, Minicircuits, 1-500 MHz). The RVA-2500+ is a voltage variable attenuator which has a bandwidth of 10-2500 MHz, which limits the maximum pulse width of the device to 50 ns. The control voltage to the attenuator is manually tuned using a potentiometer in a voltage divider. The 180° two-way combiner inverts one of the pulse trains creating a bipolar pulse train at the output. These pulses are amplified using a 32 dB, 1-500 MHz, 1.5 W linear amplifier,<sup>10</sup> chosen as it is the least expensive option to meet the key design parameters. We were not limited by the amplifier noise figure in this application. Figure 2(b) shows the measured bandwidth limitation of the amplifier with a full range positive to negative transition taking 0.4 ns longer in comparison to the unamplified pulse. Nine independent synchronised outputs are implemented in our design. This system could be scaled up to 36 outputs with the current FPGA board. The modular nature of this design, with all components connected via SMA cables, enables easy upgrade or replacement of individual components, allowing versatility in the final key requirements of the pulse pattern. All software and circuit designs are available online.11

Using this scheme, we created positive and negative pulses with pulse widths ranging from 3.5 ns to 12.5 ns. The minimum width is limited by the speed of the FPGA and the undriven response time of the amplifier. We show this duty cycle range across seven of the parallel output channels simultaneously. Measurements are shown in Figure 3 and they are taken using a Tektronix MSO5204 oscilloscope with a 50  $\Omega$  termination. With 50  $\Omega$  termination the oscilloscope has a measurement range of ±5 V, and as such each channel is attenuated by 12 dB to allow for measurement, with the amplitude of the measured voltage subsequently rescaled. As our oscilloscope has only four channels, the measurements are taken with a common trigger, and the timing calibrated between separate measurements.

We next establish the core working principle of the device, which is the ability to create many independent synchronised outputs. We demonstrate synchronisation by having two positive pulses common between all nine channels. Independent waveforms in each channel are demonstrated by having a single negative pulse, spaced at different intervals for each channel. Figure 4(a) shows this set of pulse patterns after



FIG. 2. Schematic (a) of the electronics required for the amplification and/or inversion of each output channel. Two signals from the FPGA are individually attenuated and combined before being amplified to create a single bipolar output. VATT–variable attenuator, 2WC–two way combiner. (b) Measured response of the signal at the input (blue) and output (dotted red) of the amplifier showing the transition time limitation imposed by the amplifier.



FIG. 3. One positive and one negative pulse spaced by 12.5 ns, with pulse widths ranging from 3.5 ns to 12.5 ns, and each measurement taken on a different channel. Displayed pulse sequence repeats at t = 25 ns given a sustained clock input.

Reuse of AIP Publishing content is subject to the terms at: https://publishing.aip.org/authors/rights-and-permissions. Download to IP: 132.234.251.230 On: Mon, 1



FIG. 4. Synchronised pulses across many parallel channels. Each colour represents a different channel, with timing reconstructed as described for Figure 3. Displayed pulse sequence repeats at t = 137.5 ns given a sustained clock input. (a) shows the pulse train of nine separate channels before the amplifier, and (b) shows the amplified pulse trains output by all nine channels. Measurements before the amplifier are taken without attenuation.

the 180° combiner but before amplification. This test sequence involves  $6.25 \pm 0.3$  ns pulses with a minimum repetition time of 12.5 ns. Figure 4(b) shows the amplified output pulses, displaying the distortion of the pulses due to the bandwidth of the amplifier. These independent pulse trains are synchronous to within 1.2 ns. This range in pulse widths is larger than the phase jitter, which for all outputs is less than 300 ps peak to peak. The remainder of the asynchronicity is caused by different delay times through both the FPGA to attenuator connections and the amplifier itself, with the pre-amplification pulses having a temporal spread of up to 0.6 ns. This level of synchronization is sufficient for our current requirements; however, if necessary the delays could be compensated by adding a digital delay line or specific length of cable between the 180° two-way combiner and the amplifier.

### **III. IMPROVEMENTS AND CONCLUSION**

Several changes or upgrades can be implemented in the proposed design for specific applications. If design flexibility is not required, the current system can be integrated onto a PCB using surface mount components by replacing the present amplifier. Using a system mount implementation, the timing mismatch between channels could be reduced by matching track lengths. Suitable amplifier replacement can be made by Gallium Nitride amplifiers (e.g., NPA1003, Macom, 5 W 20-1500 MHz) for achieving a higher speed and a higher power in a cost effective manner. Pulse amplifiers (e.g., NPT2019, Macom, 25 W DC-6 GHz) also offer a cost effective alternative with better pulse shape. Upgrading to a higher speed FPGA will allow increases in the resolution in adjusting the pulse width and inter-channel delay, as internal processes

can be clocked much faster. Furthermore, output serialisation, available in many higher specification FPGAs, can be used to multiplex together many memory devices to increase the output pulse pattern rate without an increase in the speed of the logic or memory used.<sup>1</sup> Currently reconfiguration occurs via reprogramming of the FPGA, which could be improved by changing the contents of the memory cells via an available high speed write input.

In summary we have demonstrated a 1.5 W nine channel synchronised pattern pulse generator capable of a pulse repetition rate of 80 MHz with an adjustable pulse width. The mid-range power and external clocking allow for its use as a driver for electro-optically controlled devices for reconfigurable linear optical networks. Importantly the scalability and modular nature of the design creates an adaptable platform for other applications requiring high speed synchronised pulse patterns.

### ACKNOWLEDGMENTS

This work has been supported by the Australian Research Council (ARC) under the Grant No. DP140100808. M.L. acknowledges the support of the ARC-Decra No. DE130100304. E.W.S. acknowledges support from ARC-Future Fellowship No. FT130100472. This work was performed in part at the Griffith node of the Australian National Fabrication Facility. A company was established under the National Collaborative Research Infrastructure Strategy to provide nano- and microfabrication facilities for Australia's researchers. We acknowledge Stefan Morley for his support and assistance in PCB design and manufacture.

- <sup>1</sup>J. P. Strachan, V. Chembrolu, X. W. Yu, T. Tyliszczak, and Y. Acremann, Rev. Sci. Instrum. **78**, 054703 (2007).
- <sup>2</sup>E. L. Wooten, K. M. Kissa, A. Yi-Yan, E. J. Murphy, D. A. Lafaw, P. F. Hallemeier, D. Maack, D. V. Attanasio, D. J. Fritz, G. J. McBrien, and D. E. Bossi, IEEE J. Sel. Top. Quantum Electron. 6, 69 (2000).
- <sup>3</sup>D. Bonneau, M. Lobino, P. Jiang, C. M. Natarajan, M. G. Tanner, R. H. Hadfield, S. N. Dorenbos, V. Zwiller, M. G. Thompson, and J. L. O'Brien, Phys. Rev. Lett. **108**, 053601 (2012).
- <sup>4</sup>P. Zhang, K. Aungskunsiri, E. Martín-López, J. Wabnig, M. Lobino, R. W. Nock, J. Munns, D. Bonneau, P. Jiang, H. W. Li, A. Laing, J. G. Rarity, A. O. Niskanen, M. G. Thompson, and J. L. O'Brien, Phys. Rev. Lett. **112**, 130501 (2014).
- <sup>5</sup>M. Collins, C. Xiong, I. Rey, T. Vo, J. He, S. Shahnia, C. Reardon, T. Krauss, M. Steel, A. Clark, and B. Eggleton, Nat. Commun. 4, 2582 (2013).
- <sup>6</sup>F. Lenzini, S. Kasture, B. Haylock, and M. Lobino, Opt. Express **23**, 1748 (2015).
- <sup>7</sup>S. B. Belmonte, R. S. Sarthour, I. S. Oliveira, and A. P. Guimares, Meas. Sci. Technol. **14**, N1 (2003).
- <sup>8</sup>X. Liang and W. Weimin, Rev. Sci. Instrum. **80**, 124703 (2009).
- <sup>9</sup>T. Pruttivarasin and H. Katori, Rev. Sci. Instrum. **86**, 115106 (2015).
- <sup>10</sup>See http://www.ebay.com/itm/181777706918 for 1 MHz to 500 MHz 1.5 W HF FM VHF UHF RF Power Amplifier for ham radio with Heatsink.
- <sup>11</sup>See https://github.com/bhaylock/9ch-fpga-pulsegen for information about system implementation as well as FPGA and printed circuit board design files.